## School of Computer Science and Engineering Continuous Assessment Test I - August - 2018 ## B. Tech Computer Science and Engineering- III Semester ## CSE2001 -Computer Architecture and Organization Answer all the questions $(5 \times 10 = 50 Marks)$ 1. Didentify the instruction type (Data transfer, Arithmetic, Logical and Program Control) for the following instructions Exchange - swap contents of source and destination - Change sign of the operand Negate -Test specified conditions; (set flags based on outcome) Test - Stop program Execution : Halt - increment PC to skip next instruction Skip Identify the addressing mode for the following specification: An instruction is stored at location 2000 with its address field at location 2001. The address has the value 800. A processor register R1 contains the number 200. Evaluate the effective address if the addressing mode of the instruction is (a) direct; (b) immediate (c) relative (d) register (e) index with R1 as the index register. Explain the expanded structure of IAS Architecture in detail with the help of diagram. 3. a/A benchmark program is on a 40 MHz processor. The executed program consist of 1,100 instruction executions with the following instruction mix and clock cycle count. | executions with the follows | Instruction Count | Cycles Per Instruction | | |-----------------------------|-------------------|------------------------|--| | Instruction Type | | 1 | | | Integer Arithmetic | 300 | | | | Data transfer | 200 | <u> </u> | | | | 100 | 2 | | | Floating point | 500 | 2 | | | Control transfer | 500 | time for this program | | Determine the effective CPI. MIPS rate, and execution time for this program by Perform Booth's multiplication on the given data of 6 \* (-3). Compute Memory traffic, total memory for encoding and storing code that implements the expression evaluation for the following code. Assume that the opcode occupy one byte, addresses occupy two bytes, and data values also occupy two bytes and 1 byte world length for 3-, 2-, 1-, 0- address machines. | 3 addr<br>MUL A,B,C<br>DIV D,D.E<br>SUB A.A,D | 2-addr<br>MUL B,C<br>DIV D,E<br>SUB B,D<br>STOR A,B | 1-addr<br>LOAD D<br>DIV E<br>STOR D<br>LOAD B<br>MUL C<br>SUB D<br>STOR A | 0-addr PUSH B PUSH C MUL PUSH D PUSH E DIV SUB POP A | |-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------| |-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------| Draw the flowchart for restoring division and perform the same for 12 by 3. Scanned by CamScanner 2001